# **Transient Voltage Suppressors**

# **Low Capacitance ESD Protection for High Speed Data**

The ESD8024 transient voltage suppressor is designed specifically to protect Low Voltage Differential Signals (LVDS) for LCD panels. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive data lines. The integrated 24 lines of protection offers a simplified solution with premier performance for LVDS applications.

#### **Features**

- Full Function LVDS Solution
- 4 pF Max, I/O to GND
- Protection for the Following IEC Standards: IEC 61000-4-2 Level 4 (±8 kV Contact)
- UL Flammability Rating of 94 V-0
- This is a Pb-Free Device

### **Typical Applications**

• LVDS

### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                          | Symbol           | Value       | Unit     |
|-----------------------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range                            | TJ               | -55 to +125 | °C       |
| Storage Temperature Range                                       | T <sub>stg</sub> | -55 to +150 | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds)               | TL               | 260         | °C       |
| IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD)          | ESD<br>ESD       | ±30<br>±30  | kV<br>kV |
| Maximum Peak Pulse Current<br>8 x 20 μs @ T <sub>A</sub> = 25°C | I <sub>pp</sub>  | 20          | Α        |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.



### ON Semiconductor®

http://onsemi.com



QFN24 CASE 485L

Α



ALYW=

MARKING

8024 = Specific Device Code = Assembly Location

L = Wafer Lot = Year = Work Week W = Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device       | Package            | Shipping           |
|--------------|--------------------|--------------------|
| ESD8024MNTAG | QFN24<br>(Pb-Free) | 4000 / Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

See Application Note AND8308/D for further description of survivability specs.



Figure 1. Pin Schematic

### **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol            | Parameter                                                                                                        |  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| $V_{RWM}$         | Working Peak Voltage                                                                                             |  |  |
| I <sub>R</sub>    | Maximum Reverse Leakage Current @ V <sub>RWM</sub>                                                               |  |  |
| $V_{BR}$          | Breakdown Voltage @ I <sub>T</sub>                                                                               |  |  |
| I <sub>T</sub>    | Test Current                                                                                                     |  |  |
| V <sub>HOLD</sub> | Holding Reverse Voltage                                                                                          |  |  |
| I <sub>HOLD</sub> | Holding Reverse Current                                                                                          |  |  |
| R <sub>DYN</sub>  | Dynamic Resistance                                                                                               |  |  |
| I <sub>PP</sub>   | Maximum Peak Pulse Current                                                                                       |  |  |
| V <sub>C</sub>    | Clamping Voltage @ I <sub>PP</sub><br>V <sub>C</sub> = V <sub>HOLD</sub> + (I <sub>PP</sub> * R <sub>DYN</sub> ) |  |  |



### $\textbf{ELECTRICAL CHARACTERISTICS} \ (T_A = 25^{\circ}C \ unless \ otherwise \ specified)$

| Parameter               | Symbol            | Conditions                                                       | Min                 | Тур  | Max | Unit |
|-------------------------|-------------------|------------------------------------------------------------------|---------------------|------|-----|------|
| Reverse Working Voltage | $V_{RWM}$         | All Pins (1–24) to GND (Note 1)                                  |                     |      | 2.5 | V    |
| Forward Voltage         | V <sub>F</sub>    | I <sub>F</sub> = 10 mA, GND to All Pins (1–24)                   | 0.5                 | 0.85 | 1.1 | V    |
| Breakdown Voltage       | $V_{BR}$          | I <sub>T</sub> = 1 mA, All Pins (1–24) to GND                    | 5.5                 | 7.0  | 9.0 | V    |
| Reverse Leakage Current | I <sub>R</sub>    | V <sub>RWM</sub> = 2.5 V, All Pins (1–24) to GND                 |                     |      | 0.5 | μΑ   |
| Holding Reverse Voltage | V <sub>HOLD</sub> | I/O Pin to GND                                                   | 1                   | 1.5  |     | V    |
| Holding Reverse Current | I <sub>HOLD</sub> | I/O Pin to GND                                                   |                     | 50   |     | mA   |
| Clamping Voltage        | V <sub>C</sub>    | I <sub>PP</sub> = 1 A, All Pins (1–24) to GND (8 x 20 μs pulse)  |                     |      | 4.0 | V    |
| Clamping Voltage        | V <sub>C</sub>    | I <sub>PP</sub> = 10 A, All Pins (1–24) to GND (8 x 20 μs pulse) |                     |      | 7.0 | V    |
| Clamping Voltage        | V <sub>C</sub>    | I <sub>PP</sub> = 15 A, All Pins (1–24) to GND (8 x 20 μs pulse) |                     |      | 8.0 | V    |
| Clamping Voltage        | V <sub>C</sub>    | IEC61000-4-2, ±8 kV Contact                                      | See Figures 2 and 3 |      | V   |      |
| Junction Capacitance    | CJ                | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins                 |                     |      | 2.0 | pF   |
| Junction Capacitance    | CJ                | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins and GND         |                     |      | 4.0 | pF   |

TVS devices are normally selected according to the working peak reverse voltage (V<sub>RWM</sub>), which should be equal or greater than the DC or continuous peak operating voltage level.



Figure 2. IEC61000-4-2 +8 KV Contact Clamping Voltage

Figure 3. IEC61000-4-2 -8 KV Contact Clamping Voltage



Figure 4. Board Routing Diagram - LVDS Interface

#### PACKAGE DIMENSIONS



ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, ited. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative